stm32/f0: minor cleanup of HSI clock functions
- add brief descriptions for HSI clock functions - use rcc_set_pll_source to set PLL source in RCC_CFGR Signed-off-by: Sergey Matyukevich <geomatsi@gmail.com>
This commit is contained in:
parent
1b97ecefff
commit
ef668edef6
@ -591,6 +591,11 @@ enum rcc_osc rcc_usb_clock_source(void)
|
||||
return (RCC_CFGR3 & RCC_CFGR3_USBSW) ? RCC_PLL : RCC_HSI48;
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------*/
|
||||
/** @brief RCC Set System Clock HSI at 8MHz
|
||||
|
||||
*/
|
||||
|
||||
void rcc_clock_setup_in_hsi_out_8mhz(void)
|
||||
{
|
||||
rcc_osc_on(RCC_HSI);
|
||||
@ -606,6 +611,11 @@ void rcc_clock_setup_in_hsi_out_8mhz(void)
|
||||
rcc_ahb_frequency = 8000000;
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------*/
|
||||
/** @brief RCC Set System Clock PLL at 16MHz from HSI
|
||||
|
||||
*/
|
||||
|
||||
void rcc_clock_setup_in_hsi_out_16mhz(void)
|
||||
{
|
||||
rcc_osc_on(RCC_HSI);
|
||||
@ -619,8 +629,7 @@ void rcc_clock_setup_in_hsi_out_16mhz(void)
|
||||
|
||||
/* 8MHz * 4 / 2 = 16MHz */
|
||||
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_MUL4);
|
||||
|
||||
RCC_CFGR &= ~RCC_CFGR_PLLSRC;
|
||||
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSI_CLK_DIV2);
|
||||
|
||||
rcc_osc_on(RCC_PLL);
|
||||
rcc_wait_for_osc_ready(RCC_PLL);
|
||||
@ -630,6 +639,10 @@ void rcc_clock_setup_in_hsi_out_16mhz(void)
|
||||
rcc_ahb_frequency = 16000000;
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------*/
|
||||
/** @brief RCC Set System Clock PLL at 24MHz from HSI
|
||||
|
||||
*/
|
||||
|
||||
void rcc_clock_setup_in_hsi_out_24mhz(void)
|
||||
{
|
||||
@ -644,8 +657,7 @@ void rcc_clock_setup_in_hsi_out_24mhz(void)
|
||||
|
||||
/* 8MHz * 6 / 2 = 24MHz */
|
||||
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_MUL6);
|
||||
|
||||
RCC_CFGR &= ~RCC_CFGR_PLLSRC;
|
||||
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSI_CLK_DIV2);
|
||||
|
||||
rcc_osc_on(RCC_PLL);
|
||||
rcc_wait_for_osc_ready(RCC_PLL);
|
||||
@ -655,6 +667,11 @@ void rcc_clock_setup_in_hsi_out_24mhz(void)
|
||||
rcc_ahb_frequency = 24000000;
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------*/
|
||||
/** @brief RCC Set System Clock PLL at 32MHz from HSI
|
||||
|
||||
*/
|
||||
|
||||
void rcc_clock_setup_in_hsi_out_32mhz(void)
|
||||
{
|
||||
rcc_osc_on(RCC_HSI);
|
||||
@ -668,8 +685,7 @@ void rcc_clock_setup_in_hsi_out_32mhz(void)
|
||||
|
||||
/* 8MHz * 8 / 2 = 32MHz */
|
||||
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_MUL8);
|
||||
|
||||
RCC_CFGR &= ~RCC_CFGR_PLLSRC;
|
||||
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSI_CLK_DIV2);
|
||||
|
||||
rcc_osc_on(RCC_PLL);
|
||||
rcc_wait_for_osc_ready(RCC_PLL);
|
||||
@ -679,6 +695,11 @@ void rcc_clock_setup_in_hsi_out_32mhz(void)
|
||||
rcc_ahb_frequency = 32000000;
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------*/
|
||||
/** @brief RCC Set System Clock PLL at 40MHz from HSI
|
||||
|
||||
*/
|
||||
|
||||
void rcc_clock_setup_in_hsi_out_40mhz(void)
|
||||
{
|
||||
rcc_osc_on(RCC_HSI);
|
||||
@ -692,8 +713,7 @@ void rcc_clock_setup_in_hsi_out_40mhz(void)
|
||||
|
||||
/* 8MHz * 10 / 2 = 40MHz */
|
||||
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_MUL10);
|
||||
|
||||
RCC_CFGR &= ~RCC_CFGR_PLLSRC;
|
||||
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSI_CLK_DIV2);
|
||||
|
||||
rcc_osc_on(RCC_PLL);
|
||||
rcc_wait_for_osc_ready(RCC_PLL);
|
||||
@ -703,6 +723,11 @@ void rcc_clock_setup_in_hsi_out_40mhz(void)
|
||||
rcc_ahb_frequency = 40000000;
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------*/
|
||||
/** @brief RCC Set System Clock PLL at 48MHz from HSI
|
||||
|
||||
*/
|
||||
|
||||
void rcc_clock_setup_in_hsi_out_48mhz(void)
|
||||
{
|
||||
rcc_osc_on(RCC_HSI);
|
||||
@ -716,8 +741,7 @@ void rcc_clock_setup_in_hsi_out_48mhz(void)
|
||||
|
||||
/* 8MHz * 12 / 2 = 48MHz */
|
||||
rcc_set_pll_multiplication_factor(RCC_CFGR_PLLMUL_MUL12);
|
||||
|
||||
RCC_CFGR &= ~RCC_CFGR_PLLSRC;
|
||||
rcc_set_pll_source(RCC_CFGR_PLLSRC_HSI_CLK_DIV2);
|
||||
|
||||
rcc_osc_on(RCC_PLL);
|
||||
rcc_wait_for_osc_ready(RCC_PLL);
|
||||
@ -727,6 +751,11 @@ void rcc_clock_setup_in_hsi_out_48mhz(void)
|
||||
rcc_ahb_frequency = 48000000;
|
||||
}
|
||||
|
||||
/*---------------------------------------------------------------------------*/
|
||||
/** @brief RCC Set System Clock HSI48 at 48MHz
|
||||
|
||||
*/
|
||||
|
||||
void rcc_clock_setup_in_hsi48_out_48mhz(void)
|
||||
{
|
||||
rcc_osc_on(RCC_HSI48);
|
||||
|
Loading…
x
Reference in New Issue
Block a user